/* * (C) Copyright 2003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. * * (C) Copyright 2010 * Thomas Langer, Ralph Hempel * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */ #include #include #include #include #include #include #include #include #if defined(CONFIG_CMD_HTTPD) #include #endif #if defined(CONFIG_PCI) #include #endif #if defined(CONFIG_AR8216_SWITCH) #include "athrs26_phy.h" #endif extern ulong ifx_get_ddr_hz(void); extern ulong ifx_get_cpuclk(void); /* IDs and registers of known external switches */ void _machine_restart(void) { *DANUBE_RCU_RST_REQ |=1<<30; } #ifdef CONFIG_SYS_RAMBOOT phys_size_t initdram(int board_type) { return get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, CONFIG_SYS_MAX_RAM); } #elif defined(CONFIG_USE_DDR_RAM) phys_size_t initdram(int board_type) { return (CONFIG_SYS_MAX_RAM); } #else static ulong max_sdram_size(void) /* per Chip Select */ { /* The only supported SDRAM data width is 16bit. */ #define CFG_DW 4 /* The only supported number of SDRAM banks is 4. */ #define CFG_NB 4 ulong cfgpb0 = *DANUBE_SDRAM_MC_CFGPB0; int cols = cfgpb0 & 0xF; int rows = (cfgpb0 & 0xF0) >> 4; ulong size = (1 << (rows + cols)) * CFG_DW * CFG_NB; return size; } /* * Check memory range for valid RAM. A simple memory test determines * the actually available RAM size between addresses `base' and * `base + maxsize'. */ static long int dram_size(long int *base, long int maxsize) { volatile long int *addr; ulong cnt, val; ulong save[32]; /* to make test non-destructive */ unsigned char i = 0; for (cnt = (maxsize / sizeof (long)) >> 1; cnt > 0; cnt >>= 1) { addr = base + cnt; /* pointer arith! */ save[i++] = *addr; *addr = ~cnt; } /* write 0 to base address */ addr = base; save[i] = *addr; *addr = 0; /* check at base address */ if ((val = *addr) != 0) { *addr = save[i]; return (0); } for (cnt = 1; cnt < maxsize / sizeof (long); cnt <<= 1) { addr = base + cnt; /* pointer arith! */ val = *addr; *addr = save[--i]; if (val != (~cnt)) { return (cnt * sizeof (long)); } } return (maxsize); } phys_size_t initdram(int board_type) { int rows, cols, best_val = *DANUBE_SDRAM_MC_CFGPB0; ulong size, max_size = 0; ulong our_address; /* load t9 into our_address */ asm volatile ("move %0, $25" : "=r" (our_address) :); /* Can't probe for RAM size unless we are running from Flash. * find out whether running from DRAM or Flash. */ if (CPHYSADDR(our_address) < CPHYSADDR(PHYS_FLASH_1)) { return max_sdram_size(); } for (cols = 0x8; cols <= 0xC; cols++) { for (rows = 0xB; rows <= 0xD; rows++) { *DANUBE_SDRAM_MC_CFGPB0 = (0x14 << 8) | (rows << 4) | cols; size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, max_sdram_size()); if (size > max_size) { best_val = *DANUBE_SDRAM_MC_CFGPB0; max_size = size; } } } *DANUBE_SDRAM_MC_CFGPB0 = best_val; return max_size; } #endif static void gpio_default(void) { #ifdef CONFIG_SWITCH_PORT0 *DANUBE_GPIO_P0_ALTSEL0 &= ~(1<